首页 | 本学科首页   官方微博 | 高级检索  
     检索      


High Hardware Utilization and Low Memory Block Requirement Decoding of QC-LDPC Codes
Authors:ZHAO Ling  LIU Rongke  HOU Yi  ZHANG Xiaolin
Institution:School of Electronics and Information Engineering, Beihang University, Beijing 100191, China
Abstract:This paper presents a simple yet effective decoding for general quasi-cyclic low-density parity-check (QC-LDPC) codes, which not only achieves high hardware utility efficiency (HUE), but also brings about great memory block reduction without any performance degradation. The main idea is to split the check matrix into several row blocks, then to perform the improved message passing computations sequentially block by block. As the decoding algorithm improves, the sequential tie between the two-phase computations is broken, so that the two-phase computations can be overlapped which bring in high HUE. Two overlapping schemes are also presented, each of which suits a different situation. In addition, an efficient memory arrangement scheme is proposed to reduce the great memory block requirement of the LDPC decoder. As an example, for the 0.4 rate LDPC code selected from Chinese Digital TV Terrestrial Broadcasting (DTTB), our decoding saves over 80% memory blocks compared with the conventional decoding, and the decoder achieves 0.97 HUE. Finally, the 0.4 rate LDPC decoder is implemented on an FPGA device EP2S30 (speed grade -5). Using 8 row processing units, the decoder can achieve a maximum net throughput of 28.5 Mbps at 20 iterations.
Keywords:wireless communication  channel coding  low-density parity-check (LDPC) codes  decoding  hardware utility efficiency  overlapping
本文献已被 CNKI ScienceDirect 等数据库收录!
点击此处可从《中国航空学报》浏览原始摘要信息
点击此处可从《中国航空学报》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号