首页 | 本学科首页   官方微博 | 高级检索  
     检索      

可重构的通用硬线逻辑电路算法验证平台的设计
作者姓名:夏宇闻  山岗
作者单位:北京航空航天大学EDA实验室!北京100083
摘    要:介绍一种通用硬线逻辑算法验证平台的设计思路。在人机交互界面干预下,可通过高性能的PCI局部总线接口,从文件系统向算法验证平台系统分别传送构成待验证算法硬线逻辑的码流以及该算法运算所需的输入数据,并将该算法的运算结果向文件系统输出。利用这个平台,已验证基于小波变换和零树编码的先进的图像压缩/解压缩算法的硬线逻辑。本系统的框架也可用于验证其它用同类且规模类似的FPGA(CPLD)实现的硬线逻辑算法。因此,它是一个通用的算法验证平台框架

关 键 词:硬线逻辑算法  可重配置计算  PCI控制器  图象压缩/解压缩

The Design of an Universal Verification Platform for Reconfigurable Hardwired Logic of Algorithm
Authors:Xia Yuwen  Shan Gang
Institution:Xia Yuwen Shan Gang
Abstract:In this paper,an advanced verification platform for reconfigurable hardwired logic of universal algorithm is introduced.Under the control of interactive interface,through PCI Bus,the bit stream data for hardwired logic reconfiguration of algorithm and the data for computing can be download form file system to the platform subsystem,and the result data of computing can be upload to file system.On the subsystem,the hardwired logic of the advanced algorithm based on Zero Wavelet Tree for image compression/decompression is verified.Moreover,the framework can be used as an universal platform to verify any other hardwired logic algorithm that can be implemented on FPGA.
Keywords:Hardwired logic algorithm  Reconfigurable computin  PCI controller  Digital image compression/decompression
本文献已被 CNKI 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号