首页 | 本学科首页   官方微博 | 高级检索  
     检索      

基于方块超前进位的快速进位跳跃加法器
引用本文:崔晓平,王成华.基于方块超前进位的快速进位跳跃加法器[J].南京航空航天大学学报,2006,38(6):786-790.
作者姓名:崔晓平  王成华
作者单位:南京航空航天大学信息科学与技术学院,南京,210016
摘    要:提出了一种基于方块超前进位的快速进位跳跃加法器。该加法器的跳跃方块采用不等尺寸的二级方块超前进位逻辑,其可变的方块尺寸缩小了关键路径的延时,而方块内部的快速超前进位逻辑使得延时进一步减小。除第一个方块以外,其他每个方块进位仅有两级门延时。该进位跳跃加法器已用PSp ice仿真工具进行了功能验证和仿真。门级延时和PSp ice仿真分析表明,所提出的进位跳跃加法器的速度优于通用优化方块分配的进位跳跃加法器。

关 键 词:加法器  进位跳跃加法器  超前进位  门级延时
文章编号:1005-2615(2006)06-0786-05
收稿时间:2006-03-22
修稿时间:2006-05-22

Fast Carry-Skip Adder Based on Block Carry-Lookahead
Cui Xiaoping,Wang Chenghua.Fast Carry-Skip Adder Based on Block Carry-Lookahead[J].Journal of Nanjing University of Aeronautics & Astronautics,2006,38(6):786-790.
Authors:Cui Xiaoping  Wang Chenghua
Abstract:A fast carry-skip adder is proposed based on variable-sized two-level block carry-lookahead logic.The variable block sizes minimize critical path delay.Within blocks,the fast carry-lookahead logic is used to decrease the delay.When the carry of the first block is generated,each of the other six blocks has only two gate delays.The adder is functionally verified and simulated using PSpice.The analysis of the gate delay and the simulation reveal that the proposed adder can provide the faster speed than the conventional carry-skip adder with the optimal block distribution.
Keywords:adder  carry-skip adder  carry-lookahead  gate delay
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号